### **AND GATE**

- 1. The AND gate is a logic circuit that has two or more inputs and a single output.
- 2. If any of the inputs are 0s, the output is 0.

#### FIGURE 33-2

Truth table for a two-input AND gate.

| INPUTS |   | OUTPUT |
|--------|---|--------|
| Α      | В | Y      |
| О      | О | О      |
| 1      | О | О      |
| О      | 1 | O      |
| 1      | 1 | 1      |

### FIGURE 33-1



Logic symbol for an AND gate.



$$Y = A \cdot B \text{ or } Y = AB.$$

#### **OR GATE**

1. An OR gate produces a 1 output if any of its inputs are 1s. The output is a 0 if all the inputs are 0s.

$$Y = A + B$$
.

#### FIGURE 33-3

Truth table for a two-input OR gate.

| INPUTS |   | OUTPUT |
|--------|---|--------|
| Α      | В | Υ      |
| О      | 0 | О      |
| 1      | 0 | 1      |
| О      | 1 | 1      |
| 1      | 1 | 1      |

#### FIGURE 33-4

Logic symbol for an OR gate.



### **NOT GATE**

- 1. The simplest logic circuit is the NOT gate.
- 2. It performs the function called inversion, or complementation, and is commonly referred to as an Inverter.



#### FIGURE 33-5

Truth table for an inverter.

| INPUTS | OUTPUT |
|--------|--------|
| A      | Y      |
| О      | 1      |
| 1      | О      |

• The input to an inverter is labeled A and the output is labeled a 'ead "A NOT" or "NOT A").

• The bar over the letter A indicates the complement of A.

### **NAND GATE**

1. A NAND gate is a combination of an inverter and an AND gate.



• The algebraic formula for NAND-gate output  $i_Y = \overline{AB}$ ,

FIGURE 33-8

Truth table for a two-input NAND gate.

| INPUTS |   | OUTPUT |
|--------|---|--------|
| Α      | В | Y      |
| О      | О | 1      |
| 1      | О | 1      |
| О      | 1 | 1      |
| 1      | 1 | О      |

### **NOR GATE**

- 1. A **NOR gate is a combination of an inverter and an** OR gate. Its name derives from its NOT-OR function.
- 2. Also shown is its equivalency to an OR gate and an inverter.



• The algebraic expression for NOR-gate output is

$$Y = \overline{A + B}$$

| Α | В | out |
|---|---|-----|
| 0 | O | 1   |
| 0 | 1 | 0   |
| 1 | O | ŏ   |
| 1 | 1 | 0   |
|   |   |     |

### **EXCLUSIVE -OR**

- The XOR gate is a digital logic gate that implements an exclusive or; that is, a true output (1/HIGH) results if one, and only one, of the inputs to the gate is true.
- The algebraic output is written as



A B A XOR B
O O O
O 1 1 1
1 O 1
1 O

1. The complement of the XOR gate is the XNOR (exclusive NOR) gate.

**2.** Its symbol is shown in Figure 33–14.

3. The algebraic output is written as  $Y = \overline{A \oplus B}$ , read as "Y equals A exclusive nor B."



## POLL

- 5. The NOR gate output will be high if the two inputs are \_\_\_\_\_
- a) 00
- b) 01
- c) 10
- d) 11

### Solution

- 5. The NOR gate output will be high if the two inputs are \_\_\_\_\_
- a) 00
- b) 01
- c) 10
- d) 11

↑ View Answer

Answer: a

Explanation: In 01, 10 or 11 output is low if any of the I/P is high. So, the correct option will be 00.

## Poll

7. A universal logic gate is one which can be used to generate any logic function. Which of the following is a universal logic gate?

- a) OR
- b) AND
- c) XOR
- d) NAND

### Solutions

- 7. A universal logic gate is one which can be used to generate any logic function. Which of the following is a universal logic gate?
- a) OR
- b) AND
- c) XOR
- d) NAND



Answer: d

Explanation: An Universal Logic Gate is one which can generate any logic function and also the three basic gates: AND, OR and NOT. Thus, NOR and NAND can generate any logic function and are thus Universal Logic Gates.

| Law/Theorem      | Law of Addition                       | Law of Multiplication                       |
|------------------|---------------------------------------|---------------------------------------------|
| Identity Law     | x + 0 = x                             | $x \cdot 1 = x$                             |
| Complement Law   | x + x' = 1                            | $x \cdot x' = 0$                            |
| Idempotent Law   | x + x = x                             | $x \cdot x = x$                             |
| Dominant Law     | x + 1 = 1                             | $x \cdot 0 = 0$                             |
| Involution Law   | (x')' = x                             |                                             |
| Commutative Law  | x + y = y + x                         | $x \cdot y = y \cdot x$                     |
| Associative Law  | x+(y+z) = (x+y)+z                     | $x \cdot (y \cdot z) = (x \cdot y) \cdot z$ |
| Distributive Law | $x \cdot (y+z) = x \cdot y+x \cdot z$ | $x+y\cdot z = (x+y)\cdot (x+z)$             |
| Demorgan's Law   | $(x+y)' = x' \cdot y'$                | $(x \cdot y)' = x' + y'$                    |
| Absorption Law   | $x + (x \cdot y) = x$                 | $x \cdot (x + y) = x$                       |

# **Boolean Algebra**

- Boolean algebra is an algebra that deals with binary variables and logic operations.
- The variables are designated by letters such as A, B, x, and y. The three basic logic operations are AND, OR, and complement.

Figure 1-3 Truth table and logic diagram for F = x + y'z.

| x | y | z | F |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |



(a) Truth table

(b) Logic diagram

# Apply DeMorgan's theorems

### Example 1: (A.B.C)'

$$(A.B.C)' = A' + B' + C'$$

$$(A+B+C)'=A'.B'.C'$$

# **Q- Draw Diagram**

(B) 
$$F = AB + A'C$$

# Q- draw diagram



## Poll

- 10. Which of the following are known as universal gates?
- a) NAND & NOR
- b) AND & OR
- c) XOR & OR
- d) EX-NOR & XOR

### Solutions

10. Which of the following are known as universal gates?

- a) NAND & NOR
- b) AND & OR
- c) XOR & OR
- d) EX-NOR & XOR



Answer: a

Explanation: The NAND & NOR gates are known as universal gates because any digital circuit can be realized completely by using either of these two gates, and also they can generate the 3 basic gates AND, OR and NOT.

## Poll

Q3. The inputs of a NAND gate are connected together. The resulting circuit is ......

- 1. OR gate
- 2. AND gate
- 3. NOT gate
- 4. None of the above

## Solu

Q3. The inputs of a NAND gate are connected together. The resulting circuit is ......

- 1. OR gate
- 2. AND gate
- 3. NOT gate
- 4. None of the above

Ans. 3

### **Discussions**

$$\begin{array}{l}
\overline{A \cdot (A+c)} \\
= \overline{A \cdot (A+c)} \\
= \overline{A + (A+c)} \\
= \overline{A \cdot (A+c)} \\$$

# Questions

$$(A+B)(A+C)=A+BC$$

$$(A + B)(A + C) = AA + AC + AB + BC$$

$$= A + AC + AB + BC$$

$$= A(1 + C) + AB + BC$$

$$= A \cdot 1 + AB + BC$$

$$= A(1 + B) + BC$$

$$= A \cdot 1 + BC$$

$$= A + BC$$

## Questions

Apply DeMorgan's theorems to the expressions  $\overline{XYZ}$  and  $\overline{X} + Y + Z$ .

## Solve it

## Solutions

Apply DeMorgan's theorems to the expressions XYZ and X + Y + Z.

$$\overline{XYZ} = \overline{X} + \overline{Y} + \overline{Z}$$
$$\overline{X + Y + Z} = \overline{XYZ}$$

## Questions

Apply DeMorgan's theorems to the expressions  $\overline{WXYZ}$  and W+X+Y+Z.

### Solutions

$$\overline{WXYZ} = \overline{W} + \overline{X} + \overline{Y} + \overline{Z}$$

$$\overline{W} + X + Y + Z = \overline{WXYZ}$$

The combinational circuit does not use any memory. Hence the previous state of input does not have any effect on the present state of the circuit. But sequential circuit has memory so output can vary based on input. This type of circuits uses previous input, output, clock and a memory element.

### Block diagram



| Difference between the combinational circuits and sequential circuits are given below |                                                                             |                                                                                                          |
|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
|                                                                                       | Combinational Circuits                                                      | Sequential Circuits                                                                                      |
| 1)                                                                                    | The outputs of the combinational circuit depend only on the present inputs. | The outputs of the sequential circuits depend on both present inputs and present state(previous output). |
| 2)                                                                                    | The feedback path is not present in the                                     | The feedback path is present in the sequential circuits.                                                 |

- combinational circuit.

  In combinational circuits, memory elements are

  In the sequential circuit, memory elements play an important role
- In combinational circuits, memory elements are not required.

  In the sequential circuit, memory elements play an important role and require.

  The clock signal is not required for combinational circuits.

# Clock Signal # Me clark signal is a timing sugral. Every signal circuit will have this timing signal applied. I) clock is a treetargular begind to itsey after every T seconds.

herel truggering a) positive redge strig b) Negative redge to

### Types of Triggering

These are two types of triggering in sequential circuits:

#### Level triggering

The logic High and logic Low are the two levels in the clock signal. In level triggering, when the clock pulse is at a particular level, only then the circuit is activated. There are the following types of level triggering:

#### Positive level triggering

In a positive level triggering, the signal with Logic High occurs. So, in this triggering, the circuit is operated with such type of clock signal. Below is the diagram of positive level triggering:



#### Negative level triggering

In negative level triggering, the signal with Logic Low occurs. So, in this triggering, the circuit is operated with such type of clock signal. Below is the diagram of Negative level triggering:



#### Edge triggering

In clock signal of edge triggering, two types of transitions occur, i.e., transition either from Logic Low to Logic High or Logic High to Logic Low.

Based on the transitions of the clock signal, there are the following types of edge triggering:

#### Positive edge triggering

The transition from Logic Low to Logic High occurs in the clock signal of positive edge triggering. So, in positive edge triggering, the circuit is operated with such type of clock signal. The diagram of positive edge triggering is given below.



#### Negative edge triggering

The transition from Logic High to Logic low occurs in the clock signal of negative edge triggering. So, in negative edge triggering, the circuit is operated with such type of clock signal. The diagram of negative edge triggering is given below.



### Poll

- 1. In Sequential circuits the output states depend upon
  - A. Past input states
  - B. Present input states
  - C. Present as well as past input
  - D. None of the above

- 1. In Sequential circuits the output states depend upon
  - A. Past input states
  - B. Present input states
  - C. Present as well as past input
  - D. None of the above

View Answer

C. Present as well as past input

when a Beleantial logic ext which docks all it's supple continuously & will alarge its 90 at soon as the limbul adapted without wanting for along

#### **NOR LATCH**

Latches are building blocks of sequential circuits and these can be built from logic gates Lee I more Q=1; Q=0





Sure both 'I's allune sprenous statewhich is you poursy at all Because nothing is follow

# Flip Flop

• Flip Flop is a sequential circuit which is used to store single bit of information at a time i.e., 0 ot 1.

Used:-Registers

### **SR FLIP FLOP**

• SR Flip Flop is the set reset flip flop. It consist of SR latch with clock circuit.

• It may be positive edge triggered or negative edge triggered.

• Triggering is the process of change of state of flop by applying input signal.

pos triggersol



0

S=0, R=0, NC (No charge)

S=0 b R=1, clock=1 Q=0, Q=1 (Reset) S=1; R=9' Q=1; Q=0



- 3. The truth table for an S-R flip-flop has how many VALID entries?
- a) 1
- b) 2
- c) 3
- d) 4

- 3. The truth table for an S-R flip-flop has how many VALID entries?
- a) 1
- b) 2
- c) 3
- d) 4



Answer: c

Explanation: The SR flip-flop actually has three inputs, Set, Reset and its current state. The Invalid or Undefined State occurs at both S and R being at 1.

7. The logic circuits whose outputs at any instant of time depends only on the present input but also on the past outputs are called

a) Combinational circuits

b) Sequential circuits

• Answer: b Explanation: In sequential circuits, the output signals are fed back to the input side.

# D Flip Flop (Delay Flip Flop)

• It can be designed from S-R Flip Flop by putting an inverter or NOT gate in S- R Flip Flop.



Case 
$$T \rightarrow D = 1 \Rightarrow S = 1; R = 0$$

$$Q = 1; Q = 0$$

$$(Su)$$

Case 
$$T \rightarrow Q = 0 \Rightarrow S = 0$$
;  $R = 1$   
 $Q = 0$ ;  $Q = 1$   
(Resett)

| Claud D | 02 | State    |
|---------|----|----------|
| 4 0     | 0  | Reset    |
| + 1     |    | Nochange |
| OX      |    |          |

State malia SR flip y

- 12. In S-R flip-flop, if Q = 0 the output is said to be \_\_\_\_\_
- a) Set
- b) Reset

- Answer: b
- Explanation: In S-R flip-flop, if Q = 0 the output is said to be reset and set for Q = 1



Care2: CIK-) T=0; K=1; Q=0; Q=1 (Resely a) If suppose Q=0 b Q=1  $S^* = \overline{Q}.T.cy. = 1$   $R^* = \overline{Q}.T.cy. = 1$   $Q^* = \overline{Q}.X.cy. \Rightarrow 1$   $Q = 0 \ \overline{Q} = 1 \ (\text{Resety})$ NC Hate (b) Ty suppose Q=1 b Q=0 S\* = 0.0.1 = 1 P\* = 1.1.170 > Q=0 \$ R=1 (Rent)

me III :-D. J. CIK Q.K. CIK E + K -previous estate J=1; K=0; CLK=1; Suppose 9=0 \$ a=1 1.1.1 > 0 R\* = 0.0.1 2 1 Q=1; Q= 0 / Sery 13/11 CIK-A , Sippose 9=1; Q=0 J=1; K=0 0-1-1 > 1 2 NC (No charge) means 1.0.) => 1 

QueII: CK=1; J=1, K= SX = Q.J. CIK Q.K. CIK. Q=0 & Q=1 Pricious State assume R=1; Q=0 S\*= T= 0 } SET S\*= 0.1-1 => 1 2 0 =0 \$ Q=1

R\*= 1.1.1 => 0 } Revel Q=1: Q=0 any = 0 & an= ann=1 ( an} Twggling Page 1



This mulique togething in INK ) i well Race Seawer

Which is used for storing the one-bit digital data?

1. NAND GATE

2. GATE

3. Flip flop

#### **Answer** (Detailed Solution Below)

Option 3: Flip flop

T- Af ( beggle fly fup) Toggle feb flop is borishy or The flip flog will I!

It has only one upst T.

Gut Toggle Togg JR ff is convito Tylyf higgers of prouse age

Try; Try of will will every leasing edge of clark Sign

# MCQ

Which condition is shown in J-K flip flop as no changes next state from next state?

2. 
$$J = 0, K = 1$$

3. 
$$J = 1, K = 0$$

# MCQ

Which condition is shown in J-K flip flop as no changes next state from next state?

- 1. J = 0, K = 0
- 2. J = 0, K = 1
- 3. J = 1, K = 0
- 4. J = 1, K = 1

**Answer** (Detailed Solution Below)

Option 1: J = 0, K = 0

### **SHIFT REGISTERS**

1. The binary data in a register can be moved from one flip flop to other with the application of clock pulses.

2. The registers that allow such data transfer are called as shift registers.

3. Shift registers are used for data storage, data transfer.

It Serval in Serval out (Shiff Register) It Serval GF-3 P FF-1 P FF-0 P (1) het all the flip paper de un the trotal condition 103=0,=0,=0 We are going to conflain the entry of a H bit business I III into negitter. appet of the Wat is next flip flep that is Dy Stoon



Course Code Section Test No. As been as third neghtire love edge bits hete Similarly sin-1 with fourth negative class edge alling, the stored bits in register and Q Q Q, Q = Clo 40/2



### MUX

A multiplexer is best defined as a combinational logic circuit that acts as a switcher for multiple inputs to a single common output line. Also known as "MUX" it delivers either digital or analog signals at a higher speed on a single line and in one shared device but then recovers the separate signals at the receiving end. An MUX has a maximum of 2° (two raised to n) data inputs. One of the inputs is connected to the output based on the value of the selection lines. There will be 2° possible combinations of 1s and 0s since there are 'n' selection lines.



## 2:1 Mux



## 4:1 Mux



#### **HOW DOES A MULTIPLEXER WORK?**



In this figure, the switch has four inputs with one output pin and you can select based on the signal given. It demonstrates the three basic parts of any multiplexer namely the input pins, output pins, and control signals.

- Input Pins these are all the available input signals from which the best required signal has to eselected.
   It can be analog or digital.
- · Output Pin the chosen input signal will be provided by the output pin.
- Control/Selection Pin this selects the input pin signal. The number of control pins depends on the number of input pins.



Any of the four inputs will be connected to the output based on the combination present at these two selection lines.

| Selection Lines |    | Output         |
|-----------------|----|----------------|
| S <sub>1</sub>  | So | Υ              |
| 0               | 0  | I <sub>o</sub> |
| 0               | 1  | I <sub>1</sub> |
| 1               | 0  | l <sub>2</sub> |
| 1               | 1  | l <sub>3</sub> |

Truth Table of 4×1 Multiplexer

#### Y=S1'S0'I0+S1'S0I1+S1S0'I2+S1S0I3

Given the Boolean function, we can implement the 4×1 multiplexer using inverters in this circuit diagram.















A3 A2 A1 A0 





A3 A2 A1 A0 0000